標題: Investigation on CDM ESD events at core circuits in a 65-nm CMOS process
作者: Lin, Chun-Yu
Chang, Tang-Long
Ker, Ming-Dou
交大名義發表
National Chiao Tung University
公開日期: 1-十一月-2012
摘要: Among three chip-level electrostatic discharge (ESD) test standards, which were human-body model (HBM), machine model (MM), and charged-device model (CDM), the CDM ESD events became critical due to the larger and faster discharging currents. Besides input/output (I/O) circuits which were connected to I/O pads, core circuits also suffered from CDM ESD events caused by coupled currents between I/O lines and core lines. In this work, the CDM ESD robustness of the core circuits with and without inserting shielding lines were investigated in a 65-nm CMOS process. Verified in a silicon chip, the CDM ESD robustness of the core circuits with shielding lines were degraded. The failure mechanism of the test circuits was also investigated in this work. (C) 2012 Elsevier Ltd. All rights reserved.
URI: http://dx.doi.org/10.1016/j.microrel.2012.04.021
http://hdl.handle.net/11536/20669
ISSN: 0026-2714
DOI: 10.1016/j.microrel.2012.04.021
期刊: MICROELECTRONICS RELIABILITY
Volume: 52
Issue: 11
起始頁: 2627
結束頁: 2631
顯示於類別:期刊論文


文件中的檔案:

  1. 000310767400020.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。