完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Chih-Long | en_US |
dc.contributor.author | Jiang, Iris Hui-Ru | en_US |
dc.date.accessioned | 2014-12-08T15:29:33Z | - |
dc.date.available | 2014-12-08T15:29:33Z | - |
dc.date.issued | 2013-02-01 | en_US |
dc.identifier.issn | 0278-0070 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCAD.2012.2234828 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21255 | - |
dc.description.abstract | Flip-flops are the most common form of sequencing elements; however, they have a significantly higher sequencing overhead than latches in terms of delay, power, and area. Hence, pulsed latches are a promising option to reduce power for high-performance circuits. In this paper, to save power and compensate for timing violations, we fully utilize the intrinsic time borrowing property of pulsed latches and consider clock gating during pulsed-latch replacement. Experimental results show that our approach can generate very power efficient results. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Clock power | en_US |
dc.subject | pulsed latches | en_US |
dc.subject | time borrowing | en_US |
dc.title | Pulsed-Latch Replacement Using Concurrent Time Borrowing and Clock Gating | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCAD.2012.2234828 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 32 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 242 | en_US |
dc.citation.epage | 246 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000314677400007 | - |
dc.citation.woscount | 2 | - |
顯示於類別: | 期刊論文 |