標題: | A 40 Gbps Optical Receiver Analog Front-End in 65 nm CMOS |
作者: | Chou, Shun-Tien Huang, Shih-Hao Hong, Zheng-Hao Chen, Wei-Zen 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2012 |
摘要: | A 40 Gbps optical receiver analog front end integrating a trans-impedance amplifier (TIA) and a limiting amplifier is presented. To achieve wide band operation, nested feedback TIA and interleaving post amplifier with split series-peaking are proposed in this design. This receiver provides the transimpedance of 92 dBOhm, input-referred noise of 14 pA/root Hz, -3dB bandwidth of 35 GHz, and 800mV(pp) differential output voltage swing. The total power dissipation is 168 mW from 1.2-V supply. Fabricated in a 65 nm CMOS technology, the chip size is 0.825mm(2). |
URI: | http://hdl.handle.net/11536/21567 |
ISBN: | 978-1-4673-0219-7 |
ISSN: | 0271-4302 |
期刊: | 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012) |
起始頁: | 1736 |
結束頁: | 1739 |
顯示於類別: | 會議論文 |