標題: Design and anaylsis of a 2.5-Gbps optical receiver analog front-end in a 0.35-mu m digital CMOS technology
作者: Chen, WZ
Lu, CH
電子工程學系及電子研究所
Innovative Packaging Research Center
Department of Electronics Engineering and Institute of Electronics
Innovative Packaging Research Center
關鍵字: active inductor;limiting amplifier (LA);transimpedance amplifier (TIA)
公開日期: 1-五月-2006
摘要: This paper presents the design of an optical receiver analog front-end circuit capable of operating at 2.5 Gbit/s. Fabricated in a low-cost 0.35-mu m digital CMOS process, this integrated circuit integrates both transimpedance amplifier and post limiting amplifier on a single chip. In order to facilitate high-speed operations in a low-cost CMOS technology, the receiver front-end has been designed utilizing several enhanced bandwidth techniques, including inductive peaking and current injection. Moreover, a power optimization methodology for a multistage wide band amplifier has been proposed. The measured input-referred noise of the optical receiver is about 0.8 mu A(rms). The input sensitivity of the receiver front-end is 16 mu A for 2.5-Gbps operation with bit-error rate less than 10(-12), and the output swing is about 250 mV (single-ended). The front-end circuit drains a total current of 33 mA from a 3-V supply. Chip size is 1650 mu m x 1500 mu m.
URI: http://dx.doi.org/10.2116/analsci.22.977
http://hdl.handle.net/11536/12272
ISSN: 1057-7122
DOI: 10.2116/analsci.22.977
期刊: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS
Volume: 53
Issue: 5
起始頁: 977
結束頁: 983
顯示於類別:期刊論文


文件中的檔案:

  1. 000237524100002.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。