完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lo, Chun-Li | en_US |
dc.contributor.author | Hou, Tuo-Hung | en_US |
dc.contributor.author | Chen, Mei-Chin | en_US |
dc.contributor.author | Huang, Jiun-Jia | en_US |
dc.date.accessioned | 2014-12-08T15:30:30Z | - |
dc.date.available | 2014-12-08T15:30:30Z | - |
dc.date.issued | 2013-01-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2012.2225147 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21793 | - |
dc.description.abstract | This paper reports on comprehensive analytical and numerical circuit analyses on the read margin of the one selector-one resistor (1S1R) resistive-switching crossbar array. These analyses are based on the experimental characteristics of the 1S1R cells and provide a valuable insight into their potential for ultrahigh-density data storage. Three read schemes, namely, one bit-line pull-up (One-BLPU), all bit-line pull-up (All-BLPU), and partial bit-line pull-up (Partial-BLPU), are investigated. In contrast to the One-BLPU scheme, the All-BLPU scheme can realize a large crossbar array of 16 Mb, even when the line resistance is nonneg-ligible because the effective resistance at the sneak current path is substantially less sensitive to the array size. Additionally, the Partial-BLPU scheme can be used to reduce power consumption if random read access is desirable. Finally, the effects of line resistance on the read and write margins are discussed. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Crossbar array | en_US |
dc.subject | one selector-one resistor (1S1R) | en_US |
dc.subject | read margin | en_US |
dc.subject | resistive random access memory (RRAM) | en_US |
dc.subject | resistive switching (RS) | en_US |
dc.subject | sneak current | en_US |
dc.title | Dependence of Read Margin on Pull-Up Schemes in High-Density One Selector-One Resistor Crossbar Array | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2012.2225147 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 60 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 420 | en_US |
dc.citation.epage | 426 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000316816200062 | - |
dc.citation.woscount | 6 | - |
顯示於類別: | 期刊論文 |