標題: Improving Breakdown Voltage of LDMOS Using a Novel Cost Effective Design
作者: Han, Ming-Hung
Chen, Hung-Bin
Chang, Chia-Jung
Tsai, Chi-Chong
Chang, Chun-Yen
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: RESURF;LDMOS;implantation;breakdown voltage
公開日期: 1-五月-2013
摘要: A reduced surface field (RESURF) laterally diffused metal oxide semiconductor (LDMOS) device with the concept of charge compensation using p-implant layer (PIL) without additional process step is proposed in standard 0.18-mu m technology. By simply using the p-type drift drain (PDD) implantation of p-type LDMOS into n-type LDMOS, breakdown voltage (VBD) is substantially improved. For a thorough study of device phenomena, hydrodynamic transport simulations are first performed to analyze the electric field distributions at high voltage bias in order to explain increases in breakdown voltage and predict its optimal design parameter. Then fabrication of the devices is performed and shows that the breakdown voltages increase significantly. The measurement results show a 12% improvement in VBD and a 5% improvement in figure of merit (FOM). Throughout the fabrication process, the enlarged breakdown voltage obtained by the PIL without additional process and device area show the potential of cost effective. Because such devices have good off-state breakdown voltage and specific on-resistance, they are very competitive with similar technologies and promising system-on-chip (SOC) applications.
URI: http://dx.doi.org/10.1109/TSM.2013.2258359
http://hdl.handle.net/11536/21900
ISSN: 0894-6507
DOI: 10.1109/TSM.2013.2258359
期刊: IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING
Volume: 26
Issue: 2
起始頁: 248
結束頁: 252
顯示於類別:期刊論文


文件中的檔案:

  1. 000318696700010.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。