完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Han, Ming-Hung | en_US |
dc.contributor.author | Chen, Hung-Bin | en_US |
dc.contributor.author | Chang, Chia-Jung | en_US |
dc.contributor.author | Tsai, Chi-Chong | en_US |
dc.contributor.author | Chang, Chun-Yen | en_US |
dc.date.accessioned | 2014-12-08T15:30:40Z | - |
dc.date.available | 2014-12-08T15:30:40Z | - |
dc.date.issued | 2013-05-01 | en_US |
dc.identifier.issn | 0894-6507 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TSM.2013.2258359 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21900 | - |
dc.description.abstract | A reduced surface field (RESURF) laterally diffused metal oxide semiconductor (LDMOS) device with the concept of charge compensation using p-implant layer (PIL) without additional process step is proposed in standard 0.18-mu m technology. By simply using the p-type drift drain (PDD) implantation of p-type LDMOS into n-type LDMOS, breakdown voltage (VBD) is substantially improved. For a thorough study of device phenomena, hydrodynamic transport simulations are first performed to analyze the electric field distributions at high voltage bias in order to explain increases in breakdown voltage and predict its optimal design parameter. Then fabrication of the devices is performed and shows that the breakdown voltages increase significantly. The measurement results show a 12% improvement in VBD and a 5% improvement in figure of merit (FOM). Throughout the fabrication process, the enlarged breakdown voltage obtained by the PIL without additional process and device area show the potential of cost effective. Because such devices have good off-state breakdown voltage and specific on-resistance, they are very competitive with similar technologies and promising system-on-chip (SOC) applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | RESURF | en_US |
dc.subject | LDMOS | en_US |
dc.subject | implantation | en_US |
dc.subject | breakdown voltage | en_US |
dc.title | Improving Breakdown Voltage of LDMOS Using a Novel Cost Effective Design | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TSM.2013.2258359 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING | en_US |
dc.citation.volume | 26 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 248 | en_US |
dc.citation.epage | 252 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000318696700010 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |