完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Chen-Weien_US
dc.contributor.authorHuang, Chin-Yuanen_US
dc.contributor.authorChao, Mango C. -T.en_US
dc.date.accessioned2014-12-08T15:33:13Z-
dc.date.available2014-12-08T15:33:13Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4673-5543-8en_US
dc.identifier.issn1093-0167en_US
dc.identifier.urihttp://hdl.handle.net/11536/23108-
dc.description.abstractDue to the demand of lower power, a lot of research effort has been devoted into developing new SRAM cell designs that can operate with low supply voltage. The new SRAM cell designs have their own cell structures and design techniques, which may result in different faulty behaviors than the conventional 6T SRAM. Accordingly, specialized test methods are usually required for the uncovered faults of traditional tests. In this paper, we focus on testing open defects in a new low-V-MIN data-aware dynamic-supply 8T SRAM design. The new SRAM utilizes a data-aware dynamic-supply circuitry cooperating with two write-word-lines to assist the write and an independent read path to enhance the read-SNM. Based on the specific cell structure, we propose a novel test method for the open defects. The test method creates an in-cell self-attacking environment and can detect all the defects undetected by traditional tests in both the SRAM cell and the data-aware dynamic-supply circuitry. Also, the method requires much less test time when being compared to the traditional floating bit-line attacking method.en_US
dc.language.isoen_USen_US
dc.titleTesting of a Low-V-MIN Data-Aware Dynamic-Supply 8T SRAMen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000326496900017-
顯示於類別:會議論文