完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chin, Ching-Yu | en_US |
dc.contributor.author | Pan, Po-Cheng | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.contributor.author | Chen, Tung-Chieh | en_US |
dc.contributor.author | Lin, Jou-Chun | en_US |
dc.date.accessioned | 2014-12-08T15:34:50Z | - |
dc.date.available | 2014-12-08T15:34:50Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 978-1-4799-1071-7 | en_US |
dc.identifier.issn | 1933-7760 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/23712 | - |
dc.description.abstract | To strive for better circuit performance on analog design, layout generation heavily relies on experienced analog designers' effort. Other than general analog constraints such as symmetry and wire-matching are commonly embraced in many proposed works, analog circuit performance is also sensitive to routing behavior. This paper presents a CDT-based layout extraction to preserve routing behavior of the reference layout. Furthermore, a generalized layout prototyping methodology is proposed based on the layout extraction to achieve routing reuse. The proposed layout prototyping is applied to a variable-gain amplifier and a folded-cascode operational amplifier for both migration and prototypes generation. Experimental results show that our approach effectively reduces design cycle time and simultaneously produces reasonable performance. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Efficient Analog Layout Prototyping by Layout Reuse with Routing Preservation | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) | en_US |
dc.citation.spage | 40 | en_US |
dc.citation.epage | 47 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000331072100006 | - |
顯示於類別: | 會議論文 |