完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChin, Ching-Yuen_US
dc.contributor.authorPan, Po-Chengen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.contributor.authorChen, Tung-Chiehen_US
dc.contributor.authorLin, Jou-Chunen_US
dc.date.accessioned2014-12-08T15:34:50Z-
dc.date.available2014-12-08T15:34:50Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4799-1071-7en_US
dc.identifier.issn1933-7760en_US
dc.identifier.urihttp://hdl.handle.net/11536/23712-
dc.description.abstractTo strive for better circuit performance on analog design, layout generation heavily relies on experienced analog designers' effort. Other than general analog constraints such as symmetry and wire-matching are commonly embraced in many proposed works, analog circuit performance is also sensitive to routing behavior. This paper presents a CDT-based layout extraction to preserve routing behavior of the reference layout. Furthermore, a generalized layout prototyping methodology is proposed based on the layout extraction to achieve routing reuse. The proposed layout prototyping is applied to a variable-gain amplifier and a folded-cascode operational amplifier for both migration and prototypes generation. Experimental results show that our approach effectively reduces design cycle time and simultaneously produces reasonable performance.en_US
dc.language.isoen_USen_US
dc.titleEfficient Analog Layout Prototyping by Layout Reuse with Routing Preservationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD)en_US
dc.citation.spage40en_US
dc.citation.epage47en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000331072100006-
顯示於類別:會議論文