標題: | Novel gate-all-around polycrystalline silicon nanowire memory device with HfAlO charge-trapping layer |
作者: | Lee, Ko-Hui Lin, Horng-Chih Huang, Tiao-Yuan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-Jan-2014 |
摘要: | Gate-all-around (GAA) nanowire (NW) memory devices with a SiN- or Hf-based charge-trapping (CT) layer of the same thickness were studied in this work. The GAA NW devices were fabricated with planar thin-film transistors (TFTs) on the same substrate using a novel scheme without resorting to the use of advanced lithographic tools. Owing to their higher dielectric constant, the GAA NW devices with a HfO2 or HfAlO CT layer show greatly enhanced programming/erasing (P/E) efficiency as compared with those with a SiN CT layer. Furthermore, the incorporation of Al into the Hf-based dielectric increases the thermal stability of the CT layer, improving retention and endurance characteristics. (C) 2014 The Japan Society of Applied Physics |
URI: | http://dx.doi.org/10.7567/JJAP.53.014001 http://hdl.handle.net/11536/23850 |
ISSN: | 0021-4922 |
DOI: | 10.7567/JJAP.53.014001 |
期刊: | JAPANESE JOURNAL OF APPLIED PHYSICS |
Volume: | 53 |
Issue: | 1 |
結束頁: | |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.