完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTsai, Hui-Wenen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:35:55Z-
dc.date.available2014-12-08T15:35:55Z-
dc.date.issued2014-03-01en_US
dc.identifier.issn1530-4388en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TDMR.2012.2206391en_US
dc.identifier.urihttp://hdl.handle.net/11536/24294-
dc.description.abstractThis paper presented a practical industry case of electrical overstress (EOS) failure induced by the latchup test in high-voltage integrated circuits (ICs). By using proper layout modification and additional circuit, the unexpected EOS failure, which is caused by negative-current-triggered latchup test, can be successfully solved. The new design with proposed solutions has been verified in the 0.6-mu m 40-V Bipolar CMOS DMOS (BCD) process to pass the test for at least 500-mA trigger current, which shows high negative-current-latch-up immunity without overstress damage, compared with the protection of only the guard ring. Such solutions can be adopted to implement high-voltage-applicable IC product to meet the industry requirement for the mass production of IC manufactures and applications.en_US
dc.language.isoen_USen_US
dc.subjectElectrical overstress (EOS)en_US
dc.subjecthigh-voltage CMOSen_US
dc.subjectlatchupen_US
dc.subjectregulatoren_US
dc.titleLayout Consideration and Circuit Solution to Prevent EOS Failure Induced by Latchup Test in a High-Voltage Integrated Circuitsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TDMR.2012.2206391en_US
dc.identifier.journalIEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITYen_US
dc.citation.volume14en_US
dc.citation.issue1en_US
dc.citation.spage493en_US
dc.citation.epage498en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000335226600066-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000335226600066.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。