標題: Fabrication of tri-gated junctionless poly-Si transistors with I-line based lithography
作者: Lin, Cheng-I
Lee, Ko-Hui
Lin, Horng-Chih
Huang, Tiao-Yuan
電機工程學系
Department of Electrical and Computer Engineering
公開日期: 1-Apr-2014
摘要: In this work, we have successfully demonstrated the feasibility of a method, which relies solely on I-line-based lithography, for fabricating sub-100nm tri-gated junctionless (JL) poly-Si nanowire (NW) transistors. This method employs sidewall spacer etching and photoresist (PR) trimming techniques to shrink the channel length and width, respectively. With this approach, channel length and width down to 90 and 93nm, respectively, are achieved in this work. The fabricated devices exhibit superior device characteristics with low subthreshold swing of 285mV/dec and on/off current ratio larger than 10(7). (C) 2014 The Japan Society of Applied Physics
URI: http://dx.doi.org/10.7567/JJAP.53.04EA01
http://hdl.handle.net/11536/24748
ISSN: 0021-4922
DOI: 10.7567/JJAP.53.04EA01
期刊: JAPANESE JOURNAL OF APPLIED PHYSICS
Volume: 53
Issue: 4
結束頁: 
Appears in Collections:Articles


Files in This Item:

  1. 000338185100002.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.