完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, PLen_US
dc.contributor.authorChung, CCen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2014-12-08T15:37:16Z-
dc.date.available2014-12-08T15:37:16Z-
dc.date.issued2004-12-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://hdl.handle.net/11536/25610-
dc.description.abstractIn this paper, a novel digitally-controlled varactor (DCV) for portable delay cell design is presented. The proposed varactor uses the gate capacitance differences of NAND/NOR gates under different digital control inputs to build up a digitally-controlled varactor. Then the proposed varactor is applied to design a high resolution delay cell and to achieve a fine delay resolution. Different types of NAND/NOR gates (2-input or 3input) for DCV design are also investigated in this paper. The proposed DCV can be implemented with standard cells, thus it can be easily ported to different processes in a short time. A test chip fabricated on a standard 0.35 mum CMOS 2P4M process proves that the proposed delay cell has a fine delay resolution about 1.55 ps. As a result, the proposed DCV exhibits finer resolution, better linearity, and better portability than traditional delay elements, and is very suitable for portable delay cell design.en_US
dc.language.isoen_USen_US
dc.subjectportable delay elementen_US
dc.subjectdigitally-controlled varactor (DCV)en_US
dc.subjectDLLen_US
dc.subjectDCOen_US
dc.subjectcell-baseden_US
dc.titleA novel digitally-controlled varactor for portable delay cell designen_US
dc.typeLetteren_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE87Aen_US
dc.citation.issue12en_US
dc.citation.spage3324en_US
dc.citation.epage3326en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000225777300037-
dc.citation.woscount4-
顯示於類別:期刊論文