標題: | Double snapback characte'ristics in high-voltage nMOSFETs and the impact to on-chip ESD protection design |
作者: | Ker, MD Lin, KH 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | double-diffused drain (DDD);electrostatic discharge (ESD);high-voltage nMOSFET;lateral diffused MOS (LDMOS);latchup |
公開日期: | 1-Sep-2004 |
摘要: | The double snapback characteristic in the highvoltage nMOSFET under transmission line pulsing stress is found. The physical mechanism of double snapback phenomenon in the high-voltage nMOSFET is investigated by device simulation. With double snapback characteristic in high-voltage nMOSFET, the holding voltage of the high-voltage nMOSFET in snapback breakdown condition has been found to be much smaller than the power supply voltage. Such characteristic will cause the high-voltage CMOS ICs susceptible to the latchup-like danger in the real system applications, especially while the high-voltage nMOSFET is used in the power-rail electrostatic discharge clamp circuit. |
URI: | http://dx.doi.org/10.1109/LED.2004.833372 http://hdl.handle.net/11536/26417 |
ISSN: | 0741-3106 |
DOI: | 10.1109/LED.2004.833372 |
期刊: | IEEE ELECTRON DEVICE LETTERS |
Volume: | 25 |
Issue: | 9 |
起始頁: | 640 |
結束頁: | 642 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.