標題: | A High Throughput VLSI Design with Hybrid Memory Architecture for H.264/AVC CABAC Decoder |
作者: | Liao, Yuan-Hsin Li, Gwo-Long Chang, Tian-Sheuan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2010 |
摘要: | A high throughput context-based adaptive binary arithmetic coding (CABAC) decoding design with hybrid memory architecture for H.264/AVC is presented in this paper. To accelerate the decoding speed with hardware cost consideration, a new hybrid memory two-symbol parallel decoding technique is proposed. In addition, an efficient mathematical transform method is also proposed to further decrease the critical path of two-symbol binary arithmetic decoding procedure. The proposed architecture is implemented by UMC 90nm technology and experimental results show that our proposal can operate at 264 MHz with 42.37k gate count, and the throughput is 483.1 Mbins/sec, which surpasses previous design with 48.6% hardware cost saving. |
URI: | http://hdl.handle.net/11536/26421 |
ISBN: | 978-1-4244-5309-2 |
ISSN: | 0271-4302 |
期刊: | 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS |
起始頁: | 2007 |
結束頁: | 2010 |
Appears in Collections: | Conferences Paper |