標題: Design on ESD protection scheme for IC with power-down-mode operation
作者: Ker, MD
Lin, KH
電機學院
College of Electrical and Computer Engineering
關鍵字: electrostatic discharge (ESD);ESD bus;ESD protection scheme;leakage current;power-down mode
公開日期: 1-Aug-2004
摘要: This paper presents a new electrostatic discharge (ESD) protection scheme for IC with power-down-mode operation. Adding a VDD ESD bus line and diodes into the proposed ESD protection scheme can block the leakage current from I/O pin to VDD power line and avoid malfunction during power-down operation. The whole-chip ESD protection design can be achieved by insertion of ESD clamp circuits between VSS power line and both the VDD power line and VDD ESD bus line. Experiment results show that the human-body model (HBM) ESD level of this new scheme can be greater than 7.5 kV in a 0.35-mum silicided CMOS process.
URI: http://dx.doi.org/10.1109/JSSC.2004.831501
http://hdl.handle.net/11536/26512
ISSN: 0018-9200
DOI: 10.1109/JSSC.2004.831501
期刊: IEEE JOURNAL OF SOLID-STATE CIRCUITS
Volume: 39
Issue: 8
起始頁: 1378
結束頁: 1382
Appears in Collections:Articles


Files in This Item:

  1. 000222902600023.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.