標題: A comparison of block-matching algorithms mapped to systolic-array implementation
作者: Cheng, SC
Hang, HM
電子工程學系及電子研究所
電信研究中心
Department of Electronics Engineering and Institute of Electronics
Center for Telecommunications Research
關鍵字: architecture mapping;block matching;motion estimation;MPEG-2;systolic array
公開日期: 1-Oct-1997
摘要: This paper presents an evaluation of several well-known block-matching motion estimation algorithms from a system-level very large scale integration (VLSI) design viewpoint, Because a straightforward block-matching algorithm (BMA) demands a very large amount of computing power, many fast algorithms have been developed, However, these fast algorithms are often designed to merely reduce arithmetic operations without considering their overall performance in VLSI implementation, In this paper, three criteria are used to compare various block-matching algorithms: 1) silicon area, 2) input/output requirement, and 3) image quality. A basic systolic array architecture is chosen to implement all the selected algorithms, The purpose of this study is to compare these representative BMA's using the aforementioned criteria. The advantages/disadvantages of these algorithms in terms of their hardware tradeoff are discussed. The methodology and results presented here provide useful guidelines to system designers in selecting a BMA for VLSI implementation.
URI: http://dx.doi.org/10.1109/76.633491
http://hdl.handle.net/11536/265
ISSN: 1051-8215
DOI: 10.1109/76.633491
期刊: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY
Volume: 7
Issue: 5
起始頁: 741
結束頁: 757
Appears in Collections:Articles


Files in This Item:

  1. A1997XY83400003.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.