完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, CYen_US
dc.contributor.authorChen, WFen_US
dc.contributor.authorChuan, SYen_US
dc.contributor.authorChiu, FCen_US
dc.contributor.authorTseng, JCen_US
dc.contributor.authorLin, ICen_US
dc.contributor.authorChao, CJen_US
dc.contributor.authorLeu, LYen_US
dc.contributor.authorKer, MDen_US
dc.date.accessioned2014-12-08T15:39:41Z-
dc.date.available2014-12-08T15:39:41Z-
dc.date.issued2004-02-01en_US
dc.identifier.issn0026-2714en_US
dc.identifier.urihttp://dx.doi.org/10.1016/j.microrel.2003.09.008en_US
dc.identifier.urihttp://hdl.handle.net/11536/27100-
dc.description.abstractESD/latchup are often two contradicting variables during IC reliability development. Trade-off between the two must be properly adjusted to realize ESD/latchup robustness of IC products. A case study on SERIAL Input/Output (I/O) IC's is reported here to reveal this ESD/latchup optimization issue. SERIAL I/O IC features a special clamping property to wake up PC's during system standby situation. Along with high voltage operation, Input/Output (I/O) protection design of this IC becomes one of the most challenging tasks in the product reliability development. In the initial development phase, ignorance of latchup susceptibility resulted in severe Electrical Overstress (EOS) damage during latchup tests, and also gave a false over estimate of ESD protection threshold through parasitic latchup paths. The latchup origin is an output PMOS and floating-well ESD triggering NMOS beside the PMOS, and the main fatal link is this high-voltage (HV) NMOS connecting to a bi-directional SCR cell. This fatal link led to totally five latchup sites and three latchup paths clarified through careful and intensive FIB failure analysis, while this powerful SCR ESD device without appropriate triggering mechanism still could not provide sufficient product-level ESD hardness. Owing to there being no design window between ESD and latchup, the original several protection schemes were all abandoned. Using this bi-directional SCR ESD cell and proper triggering PNP bipolar transistors, a new I/O protection circuit could sustain at least ESD/HBM 4 kV and latchup triggering current 150 mA tests, thus accomplish the best optimization of ESD/latchup robustness. (C) 2003 Elsevier Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.titleDesign optimization of ESD protection and latchup prevention for a serial I/O ICen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/j.microrel.2003.09.008en_US
dc.identifier.journalMICROELECTRONICS RELIABILITYen_US
dc.citation.volume44en_US
dc.citation.issue2en_US
dc.citation.spage213en_US
dc.citation.epage221en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000188958300004-
dc.citation.woscount4-
顯示於類別:期刊論文


文件中的檔案:

  1. 000188958300004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。