標題: Influence of annealing sequence on p(+)/n junction images studied by scanning capacitance microscopy
作者: Chang, MN
Wan, WW
Chen, CY
Lai, JH
Liang, JH
Pan, FM
材料科學與工程學系
Department of Materials Science and Engineering
公開日期: 2004
摘要: We have successfully employed scanning capacitance microscopy (SCM) operated under low photoperturbation to investigate electrical junction profiles in low-energy BF2+-implanted silicon wafers treated by various annealing sequences. Differential capacitance images reveal that rapid thermal annealing (RTA) followed by furnace annealing (FA) treatments (RTA+FA) can result in a narrower junction width and a shallower electrical junction depth than FA followed by RTA treatments (FA+RTA). Experimental results also indicate that the wider junction of the FA+RTA treated sample is due to the shallower concentrated distribution of electrically activated boron atoms upon annealing. Subtle correlations between electrical junctions and annealing conditions are discussed. (C) 2004 The Electrochemical Society.
URI: http://hdl.handle.net/11536/27156
http://dx.doi.org/10.1149/1.1667018
ISSN: 1099-0062
DOI: 10.1149/1.1667018
期刊: ELECTROCHEMICAL AND SOLID STATE LETTERS
Volume: 7
Issue: 5
起始頁: G90
結束頁: G92
Appears in Collections:Articles