| 標題: | A 65nm Sub-1V Multi-Stage Low-Dropout (LDO) Regulator Design for SoC Systems |
| 作者: | Lee, Yu-Huei Chen, Ke-Horng 電控工程研究所 Institute of Electrical and Control Engineering |
| 公開日期: | 2010 |
| 摘要: | This proposed 65 nm sub-1V multi-stage low-dropout (LDO) regulator aims to integrate of power management for SoC systems. The multi-stage structure can derive the high dc voltage gain from the short-channel core devices to insure the load/line regulation. The inserted flying capacitor used to separate the high-frequency non-dominant poles can increase the system phase margin. Moreover, a dynamic gain adjusting (DGA) mechanism can adjust the dc voltage gain based on the load condition to ensure the LDO operation at ultra light loads. The correct operation under sub-1V condition is achieved with 65 nm low-power core devices. Simulated load transient response shows the voltage recovery time is within 0.6 mu s when load current changes from 50 mu A to 100 mA and vice versa. |
| URI: | http://hdl.handle.net/11536/27187 |
| ISBN: | 978-1-4244-7773-9 |
| ISSN: | 1548-3746 |
| 期刊: | 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS |
| 起始頁: | 584 |
| 結束頁: | 587 |
| Appears in Collections: | Conferences Paper |

