完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, CCen_US
dc.contributor.authorWu, JTen_US
dc.date.accessioned2014-12-08T15:40:13Z-
dc.date.available2014-12-08T15:40:13Z-
dc.date.issued2003-10-01en_US
dc.identifier.issn0916-8524en_US
dc.identifier.urihttp://hdl.handle.net/11536/27463-
dc.description.abstractA high-speed high-resolution sample-and-hold amplifier (SHA) is designed for time-interleaved analog-to-digital converter applications. Using the techniques of precharging and output capacitor coupling can mitigate the stringent performance requirements for the opamp, resulting in low power dissipation. Implemented in a standard 0.25 mum CMOS technology, the SHA achieves 80 dB spurious-free dynamic range (SFDR) for a 1.8 Vpp output at 100MHz Nyquist sampling rate. The SHA occupies a die area of 0.35 mm(2) and dissipates 33mW from a single 2.5V supply.en_US
dc.language.isoen_USen_US
dc.subjectsample-and-hold circuitsen_US
dc.subjectswitched-capacitor circuitsen_US
dc.subjecttime-interleaved analog-to-digital converteren_US
dc.titleA CMOS 33-mW 100-MHz 80-dB SFDR sample-and-hold amplifieren_US
dc.typeArticleen_US
dc.identifier.journalIEICE TRANSACTIONS ON ELECTRONICSen_US
dc.citation.volumeE86Cen_US
dc.citation.issue10en_US
dc.citation.spage2122en_US
dc.citation.epage2128en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000185839500035-
dc.citation.woscount3-
顯示於類別:期刊論文