標題: Impact of Charge Trapping Effect on Negative Bias Temperature Instability in P-MOSFETs with HfO(2)/SiON Gate Stack
作者: Chen, Shih-Chang
Chien, Chao-Hsin
Lou, Jen-Chung
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2008
摘要: In our study, we systematically investigated the behavior of charge trapping in P-MOSFETs with HfO(2)/SiON gate stack. We found that typical linear extrapolation does not work well for the lifetime extraction at normal operation condition since the polarity of dominant trapped charge in high-kappa dielectric is not the same at lower and higher stress voltage regimes. This phenomenon is considered the competition of hole trapping and electron trapping with respect to applied gate voltages. Besides, the results of AC stress reveal the distinct responses to electrons and holes. It indicates that electrons can easily follow the AC signal while holes seem to need more time for the response at AC stress.
URI: http://hdl.handle.net/11536/275
http://dx.doi.org/10.1088/1742-6596/100/4/042045
ISSN: 1742-6588
DOI: 10.1088/1742-6596/100/4/042045
期刊: PROCEEDINGS OF THE 17TH INTERNATIONAL VACUUM CONGRESS/13TH INTERNATIONAL CONFERENCE ON SURFACE SCIENCE/INTERNATIONAL CONFERENCE ON NANOSCIENCE AND TECHNOLOGY
Volume: 100
顯示於類別:會議論文


文件中的檔案:

  1. 000275655200093.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。