標題: | Improved annealing process for electroless Pd plating induced crystallization of amorphous silicon |
作者: | Hu, GR Huang, TJ Wu, YS 材料科學與工程學系 Department of Materials Science and Engineering |
關鍵字: | thin-film transistor;amorphous silicon;polycrystalline silicon;metal-induced crystallization;electroless plating and physical vapor deposition |
公開日期: | 1-Aug-2003 |
摘要: | Electroless Pd plating induced crystallization of amorphous silicon (a-Si) thin films has been proposed for fabricating low-temperature polycrystalline silicon thin film transistors (LTPS TFTs). However, the current crystallization process often leads to poor device performance due to the large amount of I'd-silicide residues in the poly-Si thin films. It was found that the amount of I'd silicide increased with annealing time and temperature. In this study, a two-step annealing process was developed to obtain the appropriate amount of Pd silicide for inducing the crystallization of a-Si. The device characteristics were significantly improved by this two-step process. |
URI: | http://dx.doi.org/10.1143/JJAP.42.L895 http://hdl.handle.net/11536/27683 |
ISSN: | 0021-4922 |
DOI: | 10.1143/JJAP.42.L895 |
期刊: | JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS |
Volume: | 42 |
Issue: | 8A |
起始頁: | L895 |
結束頁: | L897 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.