Full metadata record
DC FieldValueLanguage
dc.contributor.authorYeh, WCen_US
dc.contributor.authorJen, CWen_US
dc.date.accessioned2014-12-08T15:41:14Z-
dc.date.available2014-12-08T15:41:14Z-
dc.date.issued2003-03-01en_US
dc.identifier.issn1053-587Xen_US
dc.identifier.urihttp://dx.doi.org/10.1109/TSP.2002.806904en_US
dc.identifier.urihttp://hdl.handle.net/11536/28044-
dc.description.abstractThis paper presents a novel split-radix fast Fourier transform (SRFFT) pipeline architecture design. A mapping methodology has been developed to obtain regular and modular pipeline for split-raftx algorithm. The pipeline is repartitioned to balance the latency between complex multiplication and butterfly operation by using carry-save addition. The number of complex multiplier is minimized via a bit-inverse and bit-reverse data scheduling scheme. One can also apply the design methodology described here to obtain regular and modular pipeline for the other Cooley-Tukey-based algorithms. For an N(= 2(n))-point FFT, the requirements are log(4) N - 1 multipliers, 4 log(4) N complex adders, and memory of size N - 1 complex words for data reordering. The initial latency is N + 2 log, N clock cycles. On the average, it completes an N-point FFT in N clock cycles. From post-layout simulations, the maximum clock rate is 150 MHz (75 MHz) at 3.3 v (2.7 v), 25degreesC (100degreesC) using a 0.35-mum cell library from Avant!. A 64-point SRFFT pipeline design has been implemented and consumes 507 mW at 100 MHz, 3.3 v, and 25degreesC. Compared with a radix-2(2) FFT implementation, the power consumption is reduced by an amount of 15%, whereas the speed is improved by 14.5%.en_US
dc.language.isoen_USen_US
dc.subjectlow power FFTen_US
dc.subjectsplit-radix FFTen_US
dc.titleHigh-speed and low-power split-radix FFTen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TSP.2002.806904en_US
dc.identifier.journalIEEE TRANSACTIONS ON SIGNAL PROCESSINGen_US
dc.citation.volume51en_US
dc.citation.issue3en_US
dc.citation.spage864en_US
dc.citation.epage874en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000181099200025-
dc.citation.woscount69-
Appears in Collections:Articles


Files in This Item:

  1. 000181099200025.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.