Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Yeh, WC | en_US |
dc.contributor.author | Jen, CW | en_US |
dc.date.accessioned | 2014-12-08T15:41:14Z | - |
dc.date.available | 2014-12-08T15:41:14Z | - |
dc.date.issued | 2003-03-01 | en_US |
dc.identifier.issn | 1053-587X | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TSP.2002.806904 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/28044 | - |
dc.description.abstract | This paper presents a novel split-radix fast Fourier transform (SRFFT) pipeline architecture design. A mapping methodology has been developed to obtain regular and modular pipeline for split-raftx algorithm. The pipeline is repartitioned to balance the latency between complex multiplication and butterfly operation by using carry-save addition. The number of complex multiplier is minimized via a bit-inverse and bit-reverse data scheduling scheme. One can also apply the design methodology described here to obtain regular and modular pipeline for the other Cooley-Tukey-based algorithms. For an N(= 2(n))-point FFT, the requirements are log(4) N - 1 multipliers, 4 log(4) N complex adders, and memory of size N - 1 complex words for data reordering. The initial latency is N + 2 log, N clock cycles. On the average, it completes an N-point FFT in N clock cycles. From post-layout simulations, the maximum clock rate is 150 MHz (75 MHz) at 3.3 v (2.7 v), 25degreesC (100degreesC) using a 0.35-mum cell library from Avant!. A 64-point SRFFT pipeline design has been implemented and consumes 507 mW at 100 MHz, 3.3 v, and 25degreesC. Compared with a radix-2(2) FFT implementation, the power consumption is reduced by an amount of 15%, whereas the speed is improved by 14.5%. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | low power FFT | en_US |
dc.subject | split-radix FFT | en_US |
dc.title | High-speed and low-power split-radix FFT | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TSP.2002.806904 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON SIGNAL PROCESSING | en_US |
dc.citation.volume | 51 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 864 | en_US |
dc.citation.epage | 874 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000181099200025 | - |
dc.citation.woscount | 69 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.