完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorChen, TYen_US
dc.date.accessioned2014-12-08T15:41:20Z-
dc.date.available2014-12-08T15:41:20Z-
dc.date.issued2003-02-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2002.807168en_US
dc.identifier.urihttp://hdl.handle.net/11536/28118-
dc.description.abstractA substrate-triggered technique is proposed to improve electrostatic discharge (ESD) protection efficiency of ESD protection circuits without extra salicide blocking and ESD-implantation process modifications in a salicided shallow-trench-isolation CMOS process. By using the layout technique, the whole E.SD protection circuit can be merged into a compact device structure to enhance the substrate-triggered efficiency. This substrate-triggered design can increase ESD robustness and reduce the trigger voltage of the ESD protection device. This substrate-triggered ESD protection circuit with a field oxide device of channel width of 150 mum can sustain a human-body-model ESD level of 3250 V without any extra process modification. Comparing to the traditional ESD protection,design of gate-grounded nMOS (ggnMOS) with silicide-blocking process modification in a 0.25-mum salicided CMOS process, the proposed substrate-triggered design without extra process modification can improve ESD robustness per unit silicon area from the original 1.2 V/mum(2) of ggnMOS to 1.73 V/mum(2).en_US
dc.language.isoen_USen_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.subjectESD protection circuitsen_US
dc.subjectgate-coupled techniqueen_US
dc.subjectsubstrate-triggered techniqueen_US
dc.titleSubstrate-triggered ESD protection circuit without extra process modificationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JSSC.2002.807168en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume38en_US
dc.citation.issue2en_US
dc.citation.spage295en_US
dc.citation.epage302en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000180768300015-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000180768300015.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。