完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, MD | en_US |
dc.contributor.author | Chen, TY | en_US |
dc.date.accessioned | 2014-12-08T15:41:20Z | - |
dc.date.available | 2014-12-08T15:41:20Z | - |
dc.date.issued | 2003-02-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JSSC.2002.807168 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/28118 | - |
dc.description.abstract | A substrate-triggered technique is proposed to improve electrostatic discharge (ESD) protection efficiency of ESD protection circuits without extra salicide blocking and ESD-implantation process modifications in a salicided shallow-trench-isolation CMOS process. By using the layout technique, the whole E.SD protection circuit can be merged into a compact device structure to enhance the substrate-triggered efficiency. This substrate-triggered design can increase ESD robustness and reduce the trigger voltage of the ESD protection device. This substrate-triggered ESD protection circuit with a field oxide device of channel width of 150 mum can sustain a human-body-model ESD level of 3250 V without any extra process modification. Comparing to the traditional ESD protection,design of gate-grounded nMOS (ggnMOS) with silicide-blocking process modification in a 0.25-mum salicided CMOS process, the proposed substrate-triggered design without extra process modification can improve ESD robustness per unit silicon area from the original 1.2 V/mum(2) of ggnMOS to 1.73 V/mum(2). | en_US |
dc.language.iso | en_US | en_US |
dc.subject | electrostatic discharge (ESD) | en_US |
dc.subject | ESD protection circuits | en_US |
dc.subject | gate-coupled technique | en_US |
dc.subject | substrate-triggered technique | en_US |
dc.title | Substrate-triggered ESD protection circuit without extra process modification | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JSSC.2002.807168 | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 38 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 295 | en_US |
dc.citation.epage | 302 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000180768300015 | - |
dc.citation.woscount | 7 | - |
顯示於類別: | 期刊論文 |