完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, KN | en_US |
dc.contributor.author | Huang, HT | en_US |
dc.contributor.author | Chen, MJ | en_US |
dc.contributor.author | Lin, YM | en_US |
dc.contributor.author | Yu, MC | en_US |
dc.contributor.author | Jang, SSM | en_US |
dc.contributor.author | Yu, DCH | en_US |
dc.contributor.author | Liang, MS | en_US |
dc.date.accessioned | 2014-12-08T15:43:09Z | - |
dc.date.available | 2014-12-08T15:43:09Z | - |
dc.date.issued | 2001-12-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/16.974705 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/29206 | - |
dc.description.abstract | This paper examines the edge direct tunneling (EDT) of holes from p(+) polysilicon to underlying p-type drain extensions in off-state p-channel MOSFETs having ultrathin gate oxides that are 1.2 nm-2.2 nm thick. It is for the first time found that for thinner oxides, hole EDT is more pronounced than both conventional gate-induced drain leakage (GIDL) and gate-to-channel tunneling. As a result, the induced gate and drain leakage is more accurately measured per unit gate width. Terminal currents versus input voltage are measured from a CMOS inverter with gate oxide thickness T-OX = 1.23 nm, exhibiting the impact of EDT in two standby modes. For the first time, a physical model is derived for the oxide field E-OX at the gate edge by accounting for the heavy and light holes' subbands in the quantized accumulation polysilicon surface. This model relates E-OX to the gate-to-drain voltage, oxide thickness, and doping concentration of the drain extension. Once E-OX is known, an existing direct tunneling (DT) model consistently reproduces EDT current-voltage (I-V), and the tunneling path size extracted falls adequately within the gate-to-drain overlap region. The ultimate oxide thickness limit due to hole EDT is projected. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | direct tunneling (DT) | en_US |
dc.subject | edge direct tunneling (EDT) | en_US |
dc.subject | gate-induced drain leakage (GIDL) | en_US |
dc.subject | MOSFETs | en_US |
dc.subject | oxide | en_US |
dc.subject | surface quantization | en_US |
dc.subject | valence-band electron tunneling (VBET) | en_US |
dc.title | Edge hole direct Tunneling leakage in ultrathin gate oxide p-channel MOSFETs | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/16.974705 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 48 | en_US |
dc.citation.issue | 12 | en_US |
dc.citation.spage | 2790 | en_US |
dc.citation.epage | 2795 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000173259700020 | - |
dc.citation.woscount | 3 | - |
顯示於類別: | 期刊論文 |