完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, KNen_US
dc.contributor.authorHuang, HTen_US
dc.contributor.authorChen, MJen_US
dc.contributor.authorLin, YMen_US
dc.contributor.authorYu, MCen_US
dc.contributor.authorJang, SSMen_US
dc.contributor.authorYu, DCHen_US
dc.contributor.authorLiang, MSen_US
dc.date.accessioned2014-12-08T15:43:09Z-
dc.date.available2014-12-08T15:43:09Z-
dc.date.issued2001-12-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/16.974705en_US
dc.identifier.urihttp://hdl.handle.net/11536/29206-
dc.description.abstractThis paper examines the edge direct tunneling (EDT) of holes from p(+) polysilicon to underlying p-type drain extensions in off-state p-channel MOSFETs having ultrathin gate oxides that are 1.2 nm-2.2 nm thick. It is for the first time found that for thinner oxides, hole EDT is more pronounced than both conventional gate-induced drain leakage (GIDL) and gate-to-channel tunneling. As a result, the induced gate and drain leakage is more accurately measured per unit gate width. Terminal currents versus input voltage are measured from a CMOS inverter with gate oxide thickness T-OX = 1.23 nm, exhibiting the impact of EDT in two standby modes. For the first time, a physical model is derived for the oxide field E-OX at the gate edge by accounting for the heavy and light holes' subbands in the quantized accumulation polysilicon surface. This model relates E-OX to the gate-to-drain voltage, oxide thickness, and doping concentration of the drain extension. Once E-OX is known, an existing direct tunneling (DT) model consistently reproduces EDT current-voltage (I-V), and the tunneling path size extracted falls adequately within the gate-to-drain overlap region. The ultimate oxide thickness limit due to hole EDT is projected.en_US
dc.language.isoen_USen_US
dc.subjectdirect tunneling (DT)en_US
dc.subjectedge direct tunneling (EDT)en_US
dc.subjectgate-induced drain leakage (GIDL)en_US
dc.subjectMOSFETsen_US
dc.subjectoxideen_US
dc.subjectsurface quantizationen_US
dc.subjectvalence-band electron tunneling (VBET)en_US
dc.titleEdge hole direct Tunneling leakage in ultrathin gate oxide p-channel MOSFETsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/16.974705en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume48en_US
dc.citation.issue12en_US
dc.citation.spage2790en_US
dc.citation.epage2795en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000173259700020-
dc.citation.woscount3-
顯示於類別:期刊論文


文件中的檔案:

  1. 000173259700020.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。