完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChou, KYen_US
dc.contributor.authorChen, MJen_US
dc.date.accessioned2014-12-08T15:43:41Z-
dc.date.available2014-12-08T15:43:41Z-
dc.date.issued2001-07-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/55.930685en_US
dc.identifier.urihttp://hdl.handle.net/11536/29552-
dc.description.abstractElectrostatic discharge (ESD) protection device under the grounded-up bond pad is investigated in 0.13 mum full eight-level copper metal CMOS process technology with fluorinated silicate glass (FSG) low-k intermetal dielectric (IMD). The bonding force and power produces no cracking and no noticeable change in the second breakdown trigger point (V-t2, I-t2). High current I-V measured from the different level metal layers stack structures shows that 1) I-t2 depends very weakly on metal layers used, as expected due to certain junction power dissipation criterion and 2) V-t2 increases with the number of metal layers. The origin of the latter is increased dynamic impedance for increased metal layer number, as clarified by a simple RC model. The model also yields the intrinsic second breakdown trigger current and voltage for the underlying ESD protection device. Successfully configuring ESD protection circuits under the bond pads, therefore, not only is wholly free from the traditional area consumption, but also can substantially relax design constraints, enabling much more flexible and robust ESD schemes for various applications.en_US
dc.language.isoen_USen_US
dc.subjectcopper metalen_US
dc.subjectdie crackingen_US
dc.subjectESDen_US
dc.subjectfluorinated silicate glassen_US
dc.subjectFSGen_US
dc.subjectIMDen_US
dc.subjectintermetal dielectricen_US
dc.subjectlow-ken_US
dc.subjectstress mismatchen_US
dc.subjectwire bondingen_US
dc.titleESD protection under grounded-up bond pads in 0.13 mu m eight-level copper metal, fluorinated silicate glass low-k intermetal dielectric CMOS process technologyen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/55.930685en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume22en_US
dc.citation.issue7en_US
dc.citation.spage342en_US
dc.citation.epage344en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000169452500012-
dc.citation.woscount6-
顯示於類別:期刊論文


文件中的檔案:

  1. 000169452500012.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。