完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCHEN, MJen_US
dc.contributor.authorHUANG, CYen_US
dc.contributor.authorTSENG, PNen_US
dc.date.accessioned2014-12-08T15:04:31Z-
dc.date.available2014-12-08T15:04:31Z-
dc.date.issued1993-06-01en_US
dc.identifier.issn0956-3768en_US
dc.identifier.urihttp://hdl.handle.net/11536/2999-
dc.description.abstractMinority carriers injected from an active emitter into the substrate and partially collected by the bottom well junction in an epitaxial CMOS structure are studied. Two-dimensional numerical simulation has revealed that the minority-carrier collection current along the bottom well junction is contributed primarily by two mechanisms: the first due to minority carriers injected into a layer between the upper collecting plate and the bottom reflecting plate; and the second due to those penetrating the high/low junction and then spreading out in the large, highly-doped bulk as in the nonepitaxial case. Based on this observation, a new analytic model for the minority-carrier escape current has been developed as a measure of well-type guard ring efficiency. This model, including a closed-form expression as function of epitaxial layer thickness, well junction depth and guard ring width, has been confirmed by experimental data as well as by two-dimensional numerical simulation. As predicted by the model, the measured escape current has been found to be dominated by the second mechanism for the case of well junction depth close to epitaxial layer thickness while the first mechanism has been identified to dominate the escape current measured from the structure having sufficient epitaxial layer thicknesses.en_US
dc.language.isoen_USen_US
dc.subjectCMOS CIRCUITSen_US
dc.subjectGUARD RINGSen_US
dc.subjectDUAL COLLECTOR STRUCTURESen_US
dc.titleANALYTICAL DESIGN FORMULATION FOR MINORITY-CARRIER WELL-TYPE GUARD RINGS IN CMOS CIRCUITSen_US
dc.typeArticleen_US
dc.identifier.journalIEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMSen_US
dc.citation.volume140en_US
dc.citation.issue3en_US
dc.citation.spage182en_US
dc.citation.epage186en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1993LN28800007-
dc.citation.woscount5-
顯示於類別:期刊論文


文件中的檔案:

  1. A1993LN28800007.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。