Title: Well supply voltage effect on escape current of guard rings in epitaxial CMOS technology
Authors: Huang, CY
Chen, MJ
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 1-May-1998
Abstract: An n-well guard ring dual collector structure formed on an epitaxial substrate has been characterized and simulated. The measured I-V characteristics have exhibited that a reduction of well supply voltage from 5.0 to 1.0 V causes an increase in the escape current into the outer well by a factor of about 14, while the base and inner guard ring collector currents are hardly changed. This will influence neighboring latchup susceptibility substantially. This experimental observation can provide a new evidence of the published theory responsible for the escape current: the injected minority carriers flow through a quasi-neutral layer between the upper collecting plate and the bottom high/low junction reflecting plate. Based on this theory actual epitaxial layer thickness can be extracted with low guard ring voltages as well. Published by Elsevier Science Ltd. All rights reserved.
URI: http://hdl.handle.net/11536/32660
ISSN: 0038-1101
Journal: SOLID-STATE ELECTRONICS
Volume: 42
Issue: 5
Begin Page: 823
End Page: 830
Appears in Collections:Articles


Files in This Item:

  1. 000074142500020.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.