完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, CYen_US
dc.contributor.authorChen, MJen_US
dc.date.accessioned2014-12-08T15:49:08Z-
dc.date.available2014-12-08T15:49:08Z-
dc.date.issued1998-05-01en_US
dc.identifier.issn0038-1101en_US
dc.identifier.urihttp://hdl.handle.net/11536/32660-
dc.description.abstractAn n-well guard ring dual collector structure formed on an epitaxial substrate has been characterized and simulated. The measured I-V characteristics have exhibited that a reduction of well supply voltage from 5.0 to 1.0 V causes an increase in the escape current into the outer well by a factor of about 14, while the base and inner guard ring collector currents are hardly changed. This will influence neighboring latchup susceptibility substantially. This experimental observation can provide a new evidence of the published theory responsible for the escape current: the injected minority carriers flow through a quasi-neutral layer between the upper collecting plate and the bottom high/low junction reflecting plate. Based on this theory actual epitaxial layer thickness can be extracted with low guard ring voltages as well. Published by Elsevier Science Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.titleWell supply voltage effect on escape current of guard rings in epitaxial CMOS technologyen_US
dc.typeArticleen_US
dc.identifier.journalSOLID-STATE ELECTRONICSen_US
dc.citation.volume42en_US
dc.citation.issue5en_US
dc.citation.spage823en_US
dc.citation.epage830en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000074142500020-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000074142500020.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。