完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, CY | en_US |
dc.contributor.author | Chen, MJ | en_US |
dc.date.accessioned | 2014-12-08T15:49:08Z | - |
dc.date.available | 2014-12-08T15:49:08Z | - |
dc.date.issued | 1998-05-01 | en_US |
dc.identifier.issn | 0038-1101 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/32660 | - |
dc.description.abstract | An n-well guard ring dual collector structure formed on an epitaxial substrate has been characterized and simulated. The measured I-V characteristics have exhibited that a reduction of well supply voltage from 5.0 to 1.0 V causes an increase in the escape current into the outer well by a factor of about 14, while the base and inner guard ring collector currents are hardly changed. This will influence neighboring latchup susceptibility substantially. This experimental observation can provide a new evidence of the published theory responsible for the escape current: the injected minority carriers flow through a quasi-neutral layer between the upper collecting plate and the bottom high/low junction reflecting plate. Based on this theory actual epitaxial layer thickness can be extracted with low guard ring voltages as well. Published by Elsevier Science Ltd. All rights reserved. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Well supply voltage effect on escape current of guard rings in epitaxial CMOS technology | en_US |
dc.type | Article | en_US |
dc.identifier.journal | SOLID-STATE ELECTRONICS | en_US |
dc.citation.volume | 42 | en_US |
dc.citation.issue | 5 | en_US |
dc.citation.spage | 823 | en_US |
dc.citation.epage | 830 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000074142500020 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |