完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTsai, WCen_US
dc.contributor.authorWang, SJen_US
dc.date.accessioned2014-12-08T15:44:41Z-
dc.date.available2014-12-08T15:44:41Z-
dc.date.issued2000-11-01en_US
dc.identifier.issn1350-2387en_US
dc.identifier.urihttp://dx.doi.org/10.1049/ip-cdt:20000785en_US
dc.identifier.urihttp://hdl.handle.net/11536/30167-
dc.description.abstractTwo new systolic architectures are presented fur multiplications in the finite field GF(2(m)). These two architectures are based on the standard basis representation. In Architecture-I, the authors attempt to speed up the operation by using a new partitioning scheme for the basic cell in a straightforward systolic architecture to shorten the clock cycle period. In Architecture-II, they eliminate the one clock cycle gal, between iterations by pairing off the cells of Architecture-I. They compare their architectures with previously proposed systolic architectures and a semi-systolic architecture, and show that their Architecture-I offers the highest speed and Architecture-II the lowest hardware complexity.en_US
dc.language.isoen_USen_US
dc.titleTwo systolic architectures for multiplication in GF(2(m))en_US
dc.typeArticleen_US
dc.identifier.doi10.1049/ip-cdt:20000785en_US
dc.identifier.journalIEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUESen_US
dc.citation.volume147en_US
dc.citation.issue6en_US
dc.citation.spage375en_US
dc.citation.epage382en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000167212800002-
dc.citation.woscount16-
顯示於類別:期刊論文


文件中的檔案:

  1. 000167212800002.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。