完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tsai, WC | en_US |
dc.contributor.author | Wang, SJ | en_US |
dc.date.accessioned | 2014-12-08T15:44:41Z | - |
dc.date.available | 2014-12-08T15:44:41Z | - |
dc.date.issued | 2000-11-01 | en_US |
dc.identifier.issn | 1350-2387 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1049/ip-cdt:20000785 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/30167 | - |
dc.description.abstract | Two new systolic architectures are presented fur multiplications in the finite field GF(2(m)). These two architectures are based on the standard basis representation. In Architecture-I, the authors attempt to speed up the operation by using a new partitioning scheme for the basic cell in a straightforward systolic architecture to shorten the clock cycle period. In Architecture-II, they eliminate the one clock cycle gal, between iterations by pairing off the cells of Architecture-I. They compare their architectures with previously proposed systolic architectures and a semi-systolic architecture, and show that their Architecture-I offers the highest speed and Architecture-II the lowest hardware complexity. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Two systolic architectures for multiplication in GF(2(m)) | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1049/ip-cdt:20000785 | en_US |
dc.identifier.journal | IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES | en_US |
dc.citation.volume | 147 | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.spage | 375 | en_US |
dc.citation.epage | 382 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000167212800002 | - |
dc.citation.woscount | 16 | - |
顯示於類別: | 期刊論文 |