標題: Reliability of passivated P-type polycrystalline silicon thin film transistors
作者: Peng, DZ
Shin, PS
Chang, TC
Chang, CY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-八月-2000
摘要: We have used NH3, N2O and N-2 to passivate the traps in the grain boundaries of the p-type polycrystalline silicon thin film transistors (p-type poly-Si TFTs). Two different stress conditions, drain voltage V-d of -15V and -30V, have been applied to the poly-Si TFTs respectively while the gate voltage V-g were kept at -15V for both conditions and the stress time were 10 minutes at room temperature for all samples. The comparisons of I-V characteristics after stress with and without plasma passivations have been made, and the results indicated that the reliability will become worse for poly-Si TFTs after plasma passivations. (C) 2000 Elsevier Science Ltd. All rights reserved.
URI: http://hdl.handle.net/11536/30347
ISSN: 0026-2714
期刊: MICROELECTRONICS RELIABILITY
Volume: 40
Issue: 8-10
起始頁: 1491
結束頁: 1495
顯示於類別:會議論文


文件中的檔案:

  1. 000089532800042.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。