標題: | ALTO: An iterative area/performance tradeoff algorithm for LUT-based FPGA technology mapping |
作者: | Huang, JD Jou, JY Shen, WZ 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | critical-path;performance tradeoffs;programmable gate array;technology mapping |
公開日期: | 1-八月-2000 |
摘要: | In this paper, we propose an iterative area/performance tradeoff algorithm for look-up table (LUT)-based held programmable gate array (FPGA) technology mapping. First, it finds an area-optimized, performance-considered initial network by a modified area optimization technique. Then, an iterative algorithm consisting of several resynthesizing techniques is applied to trade the area for the performance in the network gracefully. Experimental results show that this approach can efficiently provide a complete set of mapping solutions from the area-optimized one to the performance-optimize one for the given design. Furthermore, these two extreme solutions produced by our algorithm outperform the results provided by most existing algorithms. Therefore, our algorithm is very useful for the timing-driven, LUT-based FPGA synthesis. |
URI: | http://dx.doi.org/10.1109/92.863618 http://hdl.handle.net/11536/30366 |
ISSN: | 1063-8210 |
DOI: | 10.1109/92.863618 |
期刊: | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS |
Volume: | 8 |
Issue: | 4 |
起始頁: | 392 |
結束頁: | 400 |
顯示於類別: | 期刊論文 |