完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Shiu, RM | en_US |
dc.contributor.author | Chiu, JC | en_US |
dc.contributor.author | Cheng, SK | en_US |
dc.contributor.author | Shann, JJJ | en_US |
dc.date.accessioned | 2014-12-08T15:45:37Z | - |
dc.date.available | 2014-12-08T15:45:37Z | - |
dc.date.issued | 2000-03-01 | en_US |
dc.identifier.issn | 1350-2387 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1049/ip-cdt:20000450 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/30693 | - |
dc.description.abstract | The paper examines the design issues of decoders, including the primitive operation (POP) translation strategies and the decoding rules, for CISC superscalar processors to exploit a higher degree of parallel execution. Attention is focused on the x 86 instruction set because of its popularity. There are two different approaches regarding POP translation strategies: one is to merge the address generation into load/store operations, and the other is to translate the isolated address generation operations. Simulation results show that, in high issue-rate decoders, the latter strategy improves the performance by 20 to 25 %. Furthermore, considering the tradeoffs between the hardware cost and performance, a cost-effective decoding rule suitable for current commercial programs is recommended. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Decoding of CISC instructions in superscalar processors with high issue rate | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1049/ip-cdt:20000450 | en_US |
dc.identifier.journal | IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES | en_US |
dc.citation.volume | 147 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 101 | en_US |
dc.citation.epage | 107 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000087832600007 | - |
dc.citation.woscount | 1 | - |
顯示於類別: | 期刊論文 |