完整後設資料紀錄
DC 欄位語言
dc.contributor.authorShiu, RMen_US
dc.contributor.authorChiu, JCen_US
dc.contributor.authorCheng, SKen_US
dc.contributor.authorShann, JJJen_US
dc.date.accessioned2014-12-08T15:45:37Z-
dc.date.available2014-12-08T15:45:37Z-
dc.date.issued2000-03-01en_US
dc.identifier.issn1350-2387en_US
dc.identifier.urihttp://dx.doi.org/10.1049/ip-cdt:20000450en_US
dc.identifier.urihttp://hdl.handle.net/11536/30693-
dc.description.abstractThe paper examines the design issues of decoders, including the primitive operation (POP) translation strategies and the decoding rules, for CISC superscalar processors to exploit a higher degree of parallel execution. Attention is focused on the x 86 instruction set because of its popularity. There are two different approaches regarding POP translation strategies: one is to merge the address generation into load/store operations, and the other is to translate the isolated address generation operations. Simulation results show that, in high issue-rate decoders, the latter strategy improves the performance by 20 to 25 %. Furthermore, considering the tradeoffs between the hardware cost and performance, a cost-effective decoding rule suitable for current commercial programs is recommended.en_US
dc.language.isoen_USen_US
dc.titleDecoding of CISC instructions in superscalar processors with high issue rateen_US
dc.typeArticleen_US
dc.identifier.doi10.1049/ip-cdt:20000450en_US
dc.identifier.journalIEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUESen_US
dc.citation.volume147en_US
dc.citation.issue2en_US
dc.citation.spage101en_US
dc.citation.epage107en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000087832600007-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000087832600007.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。