標題: | A ROBUST ULTRA-LOW POWER ASYNCHRONOUS FIFO MEMORY WITH SELF-ADAPTIVE POWER CONTROL |
作者: | Chang, Mu-Tien Huang, Po-Tsang Hwang, Wei 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2008 |
摘要: | First-in first-out (FIFO) memories are widely used in SoC for data buffering and flow control. In this paper, a robust ultra-low power asynchronous FIFO memory is proposed. With self-adaptive power control and complementary power gating techniques, leakage power of the FIFO memory array is minimized. Moreover, with the proposed dual-V(T) 7T SRAM cell, the FIFO memory has improved stability under ultra-low voltage supply. Simulation results show that the proposed scheme has 16% to 94% power reduction over conventional designs. The proposed scheme is implemented in UMC 90nm CMOS technology under 0.5V supply voltage, with 1.39uW power consumption at 5MHz reading frequency and 200kHz writing frequency. |
URI: | http://hdl.handle.net/11536/30887 |
ISBN: | 978-1-4244-2596-9 |
期刊: | IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS |
起始頁: | 175 |
結束頁: | 178 |
顯示於類別: | 會議論文 |