完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Wen-Yien_US
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorHuang, Yeh-Jenen_US
dc.contributor.authorJou, Yeh-Ningen_US
dc.contributor.authorLin, Geeng-Lihen_US
dc.date.accessioned2014-12-08T15:47:28Z-
dc.date.available2014-12-08T15:47:28Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2341-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/31820-
dc.description.abstractIn high voltage (HV) ICs, the latch-up immunity of HV devices is often referred to the TLP-measured holding voltage because the huge power generated from DC curve tracer can easily damage HV device during measurement. An n-channel lateral DMOS (LDMOS) was fabricated in a 0.25-mu m 18-V bipolar CMOS DMOS (BCD) process to investigate the validity of TLP-measured snapback holding voltage to the device immunity against latch-up. Experimental results from curve tracer measurement and transient latch-up test show that 100-ns TLP underestimates the latch-up susceptibility of the 18-V LDMOS. By using the long-pulse TLP measurement, snapback holding voltage of the HV device has been found to degrade over time due to the self-heating effect. As a result, since the latch-up event is a reliability test with the time duration longer than millisecond, TLP measurement is not suitable for applying to investigate the snapback holding voltage of HV devices for latch-up.en_US
dc.language.isoen_USen_US
dc.titleMeasurement on Snapback Holding Voltage of High-Voltage LDMOS for Latch-up Considerationen_US
dc.typeArticleen_US
dc.identifier.journal2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4en_US
dc.citation.spage61en_US
dc.citation.epage64en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000268007100015-
顯示於類別:會議論文