標題: | Cycle-Time-Aware Sequential Way-Access Set-Associative Cache for Low Energy Consumption |
作者: | Ting, Chih-Hui Huang, Juinn-Dar Kao, Yu-Hsiang 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2008 |
摘要: | In this paper, we exploit the concept of sequential way access to reduce the number of ways being activated on each access of set-associative cache for low energy consumption while maintaining performance. The proposed architecture accesses each way in sequence, and then eliminates subsequent accesses if a hit is detected. It features smart cache placement and replacement policies to minimize the number of required access cycles. It can also reduce the heavy fanout load of the hit-signal, which suppresses the possible increase of cache cycle time due to more complicated cache control mechanism. The experimental results show that a 32KB 2-way sequential way-access set-associative cache reduces the energy consumption by 24% compared against a conventional 2-way set-associative cache with the same size at virtually no performance loss. |
URI: | http://hdl.handle.net/11536/31854 |
ISBN: | 978-1-4244-2341-5 |
期刊: | 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4 |
起始頁: | 854 |
結束頁: | 857 |
Appears in Collections: | Conferences Paper |