完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Chang-Jiu | en_US |
dc.contributor.author | Cheng, Wei-Min | en_US |
dc.contributor.author | Tsai, Ruei-Fu | en_US |
dc.contributor.author | Tsai, Hung-Yue | en_US |
dc.contributor.author | Wang, Tuan-Chieh | en_US |
dc.date.accessioned | 2014-12-08T15:47:40Z | - |
dc.date.available | 2014-12-08T15:47:40Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-1-4244-2341-5 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/31887 | - |
dc.description.abstract | Microcontrollers are widely used in many handheld devices and embedded systems. Thus, low power, reliability, and robustness have been becoming the critical issues for these microcontrollers. Asynchronous circuits may be one of the best solutions to answer these problems. It is widely known that the 8051 processor is the most popular 8-bit microcontroller; however, because of its CISC nature, the pipeline is not very easy to implement, especially for asynchronous circuits. In this paper, we propose a novel pipelined asynchronous 8051 microcontroller. The design is implemented with Balsa language which is a CSP-based asynchronous HDL, and synthesized into Xilinx netlist by Balsa synthesis tool. The design is compared with synchronous ones with Xilinx FPGA. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A Pipelined Asynchronous 8051 Soft-core Implemented with Balsa | en_US |
dc.type | Article | en_US |
dc.identifier.journal | 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4 | en_US |
dc.citation.spage | 976 | en_US |
dc.citation.epage | 979 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000268007100242 | - |
顯示於類別: | 會議論文 |