完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Chang-Jiuen_US
dc.contributor.authorCheng, Wei-Minen_US
dc.contributor.authorTsai, Ruei-Fuen_US
dc.contributor.authorTsai, Hung-Yueen_US
dc.contributor.authorWang, Tuan-Chiehen_US
dc.date.accessioned2014-12-08T15:47:40Z-
dc.date.available2014-12-08T15:47:40Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2341-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/31887-
dc.description.abstractMicrocontrollers are widely used in many handheld devices and embedded systems. Thus, low power, reliability, and robustness have been becoming the critical issues for these microcontrollers. Asynchronous circuits may be one of the best solutions to answer these problems. It is widely known that the 8051 processor is the most popular 8-bit microcontroller; however, because of its CISC nature, the pipeline is not very easy to implement, especially for asynchronous circuits. In this paper, we propose a novel pipelined asynchronous 8051 microcontroller. The design is implemented with Balsa language which is a CSP-based asynchronous HDL, and synthesized into Xilinx netlist by Balsa synthesis tool. The design is compared with synchronous ones with Xilinx FPGA.en_US
dc.language.isoen_USen_US
dc.titleA Pipelined Asynchronous 8051 Soft-core Implemented with Balsaen_US
dc.typeArticleen_US
dc.identifier.journal2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4en_US
dc.citation.spage976en_US
dc.citation.epage979en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000268007100242-
顯示於類別:會議論文