完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTung, SWen_US
dc.contributor.authorJou, JYen_US
dc.date.accessioned2014-12-08T15:48:47Z-
dc.date.available2014-12-08T15:48:47Z-
dc.date.issued1998-09-01en_US
dc.identifier.issn1016-2364en_US
dc.identifier.urihttp://hdl.handle.net/11536/32446-
dc.description.abstractA library is the basis of modularized design now. Most operations of CAD tools are based on cell definitions in a library. In this paper, we first give a definition of a library and describe the complexity of library verification. A unified automatic test pattern generation and verification environment is then proposed. The amount of library data coherence checking is reduced to functional simulation on different views of the cells. In order to reduce the number of lest vectors and the amount of simulation time, a Port Order Fault (POF) model is proposed. Using the POF model and the sensitized path approach [1] to generate test vectors, the proposed approach could effectively reduce the complexity of the functional test vectors from O(2(n)) to O(n) for cells with n inputs. Using the POF model, the test sequence can also detect timing inconsistency under the verification environment.en_US
dc.language.isoen_USen_US
dc.subjectverificationen_US
dc.subjectfault modelen_US
dc.subjectport order fault (POF)en_US
dc.subjectcell libraryen_US
dc.subjectcoherence checkingen_US
dc.subjecttest pattern generationen_US
dc.titleA logical fault model for library coherence checkingen_US
dc.typeArticleen_US
dc.identifier.journalJOURNAL OF INFORMATION SCIENCE AND ENGINEERINGen_US
dc.citation.volume14en_US
dc.citation.issue3en_US
dc.citation.spage567en_US
dc.citation.epage586en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000075744900004-
dc.citation.woscount1-
顯示於類別:期刊論文