完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYih, CMen_US
dc.contributor.authorWang, CLen_US
dc.contributor.authorChung, SSen_US
dc.contributor.authorWu, CCen_US
dc.contributor.authorTan, Wen_US
dc.contributor.authorWu, HJen_US
dc.contributor.authorPi, Sen_US
dc.contributor.authorHuang, Den_US
dc.date.accessioned2014-12-08T15:49:16Z-
dc.date.available2014-12-08T15:49:16Z-
dc.date.issued1998-03-01en_US
dc.identifier.issn0021-4922en_US
dc.identifier.urihttp://dx.doi.org/10.1143/JJAP.37.1035en_US
dc.identifier.urihttp://hdl.handle.net/11536/32748-
dc.description.abstractIn this paper, the hot carrier degradation mechanisms in lightly-doped drain (LDD) n-MOS devices with silicon nitride spacer have been investigated. A low temperature chemical vapor deposited (CVD) SiO2 oxide is used as a post-oxide between source/drain surface and the nitride spacer. The gated-diode measurement in combination with the gate-induced drain leakage (GIDL) current measurement techniques have been used to analyze the stress-induced interface state and oxide charges. For the first time, it was found that the oxide charge but not the interface state generation in the post oxide will dominate the device drain current degradation. Moreover, the CVD post oxide with N-2 annealing has been proposed which is able to effectively suppress the generation of oxide charges and significantly improve the device hot carrier reliability. The scaling of gate oxide thickness and the optimization of source/drain junction to improve the device reliability are also demonstrated.en_US
dc.language.isoen_USen_US
dc.subjecthot carrier reliabilityen_US
dc.subjectsilicon nitride spaceren_US
dc.subjectCVD oxideen_US
dc.subjectoxide charge generationen_US
dc.subjectsubmicron LDD MOSFETen_US
dc.titleNew insight into the degradation mechanism of nitride spacer with different post-oxide in submicron LDD n-MOSFET'sen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1143/JJAP.37.1035en_US
dc.identifier.journalJAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERSen_US
dc.citation.volume37en_US
dc.citation.issue3Ben_US
dc.citation.spage1035en_US
dc.citation.epage1040en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000073664900002-
顯示於類別:會議論文


文件中的檔案:

  1. 000073664900002.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。