完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Wan-Yuen_US
dc.contributor.authorJiang, Iris Hui-Ruen_US
dc.date.accessioned2014-12-08T15:04:51Z-
dc.date.available2014-12-08T15:04:51Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-1616-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/3364-
dc.description.abstractInto the nanometer era, the number of cores and the amount of communication on a chip are rapidly increasing. Network-on-Chip can offer high communication efficiency, especially suitable for nanometer designs. Power and timing of low power application-specific Network-on-Chips dominate the system performance and highly depend on how the network topology connects routers and how many routers are used; area is not tightly constrained and Simply determined by floorplanning. Hence, unlike previous endeavors, we propose a new methodology to perform network topology generation before floorplanning. We handle the most important issues at topology generation and preserve the optimality of topology to floorplanning. Compared with previous work, the results show that we can achieve competitive power consumption, guarantee deadlock-free without unnecessary overhead, and significantly improve runtimes.en_US
dc.language.isoen_USen_US
dc.titleTopology generation and floorplanning for low power application-specific Network-on-Chipsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAMen_US
dc.citation.spage283en_US
dc.citation.epage286en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000256565800070-
顯示於類別:會議論文