標題: A 65-fJ/conversion-step 0.9-V 200-kS/s rail-to-rail 8-bit successive approximation ADC
作者: Hong, Hao-Chiao
Lee, Guo-Ming
電控工程研究所
Institute of Electrical and Control Engineering
關鍵字: ADC;energy efficient;low power;low supply voltage;mu W design;successive approximation
公開日期: 1-Oct-2007
摘要: An 8-bit successive approximation (SA) analog-to-digital converter (ADC) in 0.18 mu m CMOS dedicated for energy-limited applications is presented. The SA ADC achieves a wide effective resolution bandwidth (ERBW) by applying only one bootstrapped switch, thereby preserving the desired low power characteristic. Measurement results show that at a supply voltage of 0.9 V and an output rate of 200 kS/s, the SA ADC performs a peak signal-to-noise-and-distortion ratio of 47.4 dB and an ERBW up to its Nyquist bandwidth (100 kHz). It consumes 2.47 mu W in the test, corresponding to a figure of merit of 65 fJ/conversion-step.
URI: http://dx.doi.org/10.1109/JSSC.2007.905237
http://hdl.handle.net/11536/3941
ISSN: 0018-9200
DOI: 10.1109/JSSC.2007.905237
期刊: IEEE JOURNAL OF SOLID-STATE CIRCUITS
Volume: 42
Issue: 10
起始頁: 2161
結束頁: 2168
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000249959300011.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.