Full metadata record
DC FieldValueLanguage
dc.contributor.author吳國富en_US
dc.contributor.authorWu, Kuo-Fuen_US
dc.contributor.author李育民en_US
dc.contributor.authorLee, Yu-Minen_US
dc.date.accessioned2014-12-12T01:23:17Z-
dc.date.available2014-12-12T01:23:17Z-
dc.date.issued2009en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079395527en_US
dc.identifier.urihttp://hdl.handle.net/11536/40700-
dc.description.abstract隨著半導體設備的複雜度持續的發展,電子設計自動化工具的效能及積體電路設計流程必須著重所有的奈米問題。緩衝器插入是用來改善時序問題效能先進科技技術。扇出最佳化在時序最佳化中是一個基礎的問題。在這篇論文中,我們採取緩衝器插入技術且考量連線延遲來解決單源扇出最佳化問題。zh_TW
dc.description.abstractAs the complexity of the semiconductor device continues to explode, the EDA tool performance and IC design flows are necessary to address all nanometer issues. Buffer insertion is the state-of-the-art technology, which is used to improve the performance of the timing issue. Fanout optimization is a fundamental problem in timing optimization. In this thesis, considering the interconnect delay , we will adopt the buffer insertion technique to solve the single source fanout optimization problem.en_US
dc.language.isoen_USen_US
dc.subject緩衝器插入zh_TW
dc.subject扇出zh_TW
dc.subject連線延遲zh_TW
dc.subjectbuffer insertionen_US
dc.subjectfanouten_US
dc.subjectinterconnect delayen_US
dc.title一個使用緩衝器插入且考量連線延遲的單源扇出最佳化zh_TW
dc.titleA Single Source Fanout Optimization Using Buffer Insertion Considering Interconnect Delayen_US
dc.typeThesisen_US
dc.contributor.department電機學院IC設計產業專班zh_TW
Appears in Collections:Thesis


Files in This Item:

  1. 552702.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.