標題: | 高效能且低成本之可參數化快速傅利葉轉換硬體產生器 A Parameterizable Generator for High-Performance and Low-Cost FFT Cores |
作者: | 王毓翔 Wang, Tu-Hsiang 周景揚、黃俊達 Jou, Jing-Yang、Huang, Juinn-Dar 電子研究所 |
關鍵字: | 高效能且低成本之可參數化快速傅利葉轉換硬體產生器;A Parameterizable Generator for High-Performance and Low-Cost FFT Cores |
公開日期: | 2009 |
摘要: | 快速傅利葉轉換處理器相當廣泛的應用在訊號處理系統及通訊系統中。雖然現存的文獻提供了許多快速傅利葉轉換處理器的架構,但要能夠在給定的條件下挑選出最適合的架構仍是一個相當重要的技術問題。一個快速傅利葉轉換處理器產生器,不但可以增加設計的生產力,同時也可以縮短整個系統設計開發的時程。在這篇論文中,我們針對管線化的快速傅利葉轉換架構提出了面積與通量折衷的方法,且能自動地產生對應的硬體設計。實驗結果顯示,我們在通量的限制之下,可以產生硬體面積較小的架構。 The Fast Fourier Transform (FFT) processors are widely used in signal processing systems and communication systems. Many FFT architectures are proposed in literature to meet different applications. While designing an FFT processor, one of the most difficult issues is to choose the best architecture under the design constraints. An FFT generator can not only improve the productivity but also shorten time-to-market. In this thesis, we propose approaches which can make appropriate design trade-off between throughput and area of pipeline FFT architectures, and automatically generate the corresponding hardware design. The experimental results show that the proposed methodology can generate area-efficient architectures under throughput constraints |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT079611632 http://hdl.handle.net/11536/41758 |
顯示於類別: | 畢業論文 |