标题: | 应变矽CMOS元件中随机掺杂与随机界面缺陷引起的临界电压变异度研究 The Random Dopants and Random Traps Induced Threshold Voltage Variations in Strained CMOS Devices |
作者: | 程政颖 Cheng, Cheng-Ying 庄绍勋 Chung, Steve-S. 电子研究所 |
关键字: | 临界电压变异度;threshold voltage variation |
公开日期: | 2010 |
摘要: | 90奈米及以下的CMOS技术,采用应变矽技术得以延续摩耳定律(Moore’s Law),以提升元件性能。近年的研究中显示在n型MOSFET元件,SiC在S/D的结构提供了高的驱动电流。而在p型MOSFET元件中,单轴的应变结构SiGe在S/D及嵌入式扩散阻挡层(EDB),有着良好的可靠度和效能。然而随着CMOS元件微缩到奈米尺度,对于前瞻CMOS技术而言,如何降低临界电压变异度(Vth variation)成为一项重要的议题。而随机掺杂扰动(Random Dopant Fluctuation, RDF)被认为是临界电压变异度的主要原因。此外,由制程技术所产生的随机界面缺陷扰动(Random Interface Trap Fluctuation, RTF)亦会增加临界电压变异度。 本论文中,我们利用可将由随机掺杂扰动引致临界电压变异度正则化(Normalization)的Takeuchi plot来分析应变矽元件的变异度。首先,我们解释了应变矽元件可改善临界电压变异度的原因,并藉由温度、汲极电压和基板电压等效应来验证应变矽元件拥有较佳的变异度。此外,stress之后所造成的随机界面缺陷导致临界电压变异度的增加亦可利用Takeuchi plot来分析。实验结果显示,退化的BVT与界面缺陷的数目呈比例关系。然而,在应变矽n型MOSFET元件中,由于反转层电子与界面缺陷的距离较近,使得库伦散射(Coulomb scattering)变得较强导致临界电压变异度退化的较严重。对应变矽p型MOSFET元件而言,退化的临界电压变异度即与应变效应无关。 For the CMOS device technology with gate length 90 nm and beyond, strained technique has been a successful technology to extend the Moore’s law with further device scaling. Recent studies have revealed that the most mature CMOS technology is by the use of different strain techniques for n-MOSFET and p-MOSFET respectively. The use of SiC in the source and drain structure shows high driving current ability for n-MOSFET device. For p-MOSFET device, uniaxial structure with SiGe on source and drain with EDB (embedded diffusion barrier) seems to be promising in terms of its performance and reliability. However, as CMOS devices are scaled to the nanoscale dimension, reducing Vth variation becomes a significant issue for advanced CMOS technology. Random dopant fluctuation (RDF) is the major source of Vth variation in scaled bulk CMOS. Furthermore, stress-induced random traps fluctuation (RTF) is also considered to be another source of the enhanced Vth variation after the hot carrier stress. In this thesis, the variability of strained devices has been reported. The random dopant fluctuation induced Vth variation can be normalized by Takeuchi plot. First, the reasons for Vth variation improvement of strained devices are analyzed. The factors affecting the Vth variation which include temperature, drain bias, and substrate bias are examined. Experimental results show better variability of strained devices. Secondly, the basis of the enhanced Vth variation caused by stress-induced random traps can still follow the Takeuchi plot. The results show that the aggravated BVT is proportional to the number of interface traps. However, for strained n-MOSFETs, due to the closer distance between inversion layer electrons and interface traps, Coulomb scattering limited by interface traps becomes strongly enhanced which results in a faster aggravation of Vth variation. For strained p-MOSFETs, the aggravated Vth variation is unrelated to the strain effect. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT079711560 http://hdl.handle.net/11536/44261 |
显示于类别: | Thesis |
文件中的档案:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.