完整後設資料紀錄
DC 欄位語言
dc.contributor.author黃詩晏en_US
dc.contributor.authorHuang, Shih-Yenen_US
dc.contributor.author許騰尹en_US
dc.contributor.authorHsu, Terng-Yinen_US
dc.date.accessioned2014-12-12T01:59:22Z-
dc.date.available2014-12-12T01:59:22Z-
dc.date.issued2011en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079955598en_US
dc.identifier.urihttp://hdl.handle.net/11536/50506-
dc.description.abstract時間至數位轉換器廣泛被應用在精密時間量測儀器和鎖相迴路。如何設計一個寬廣量測範圍、高解析度的時間至數位轉換器是本論文的設計重點。本篇論文所提出的時間至數位轉換器採用計數器法得到193ns的輸入量測區間以及使用時間放大法改善循環游標尺時間至數位轉換器的解析度至2.6 ps。為了更細的解析度需求,一個0.1 ps死區和高敏感度的相位偵測器被提出用來觀測的粗調和細調數位控制振盪器的相位差紀錄。 所有的數位至時間轉換器的電路部件是以台積電65nm 1P6M標準元件庫實現以及 以電子設計自動化工具完成布局和繞線。整個核心面積為0.05 mm2 和整體功率消耗在1V供應電壓下為2.57 mA。zh_TW
dc.description.abstractTime-to-digital converter (TDC) is widely used in precise time measurement equipment and PLLs. How to produce a wide input range and high resolution TDC is an important design issues in this paper. The proposed TDC adopts the counter method to gain 193ns input measurement range and it uses time amplification method to improve Cyclic Vernier TDC resolution to be 2.6 ps. For fine resolution requirement, a 0.1ps dead zone phase detector is proposed to monitor the history of the phase difference between coarse and fine DCOs. All circuits in the TDC are implemented by the TSMC 65nm 1P6M standard cell library and placed and routed by automatic EDA tools. The core area is 0.05 mm2 and the power consumption is 2.57 mW with 1 V supply voltage.en_US
dc.language.isoen_USen_US
dc.subject時間至數位轉換器zh_TW
dc.subject時間放大器zh_TW
dc.subject游標尺zh_TW
dc.subject全數位鎖相迴路zh_TW
dc.subject相位偵測器zh_TW
dc.subjectTime-to-digital Converteren_US
dc.subjectTime Amplifieren_US
dc.subjectVernieren_US
dc.subjectTDCen_US
dc.subjectAll-Digital Phase-Locked Loopen_US
dc.subjectPhase Detectoren_US
dc.title寬廣量測範圍與高解析度以循環游標尺式為基礎之時間至數位轉換器zh_TW
dc.titleA Wide Range and High Resolution Cyclic Vernier Based Time-to-Digital Converter Using a Time Amplifieren_US
dc.typeThesisen_US
dc.contributor.department資訊科學與工程研究所zh_TW
顯示於類別:畢業論文