完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Ying-Chiehen_US
dc.contributor.authorLi, Yimingen_US
dc.date.accessioned2014-12-08T15:07:09Z-
dc.date.available2014-12-08T15:07:09Z-
dc.date.issued2010-04-01en_US
dc.identifier.issn0895-7177en_US
dc.identifier.urihttp://dx.doi.org/10.1016/j.mcm.2009.08.026en_US
dc.identifier.urihttp://hdl.handle.net/11536/5608-
dc.description.abstractWith microprocessor power densities escalating rapidly when technology scales below nanometer regime, there is an exigent need for developing innovative cooling systems for electronic product design. The high temperature of chips greatly affects its reliability, raises the leakage power consumed to unprecedented levels, and makes cooling systems significantly more expensive. The maximum temperature of a block in a chip depends not only on its own power density, but also on the chip area in each blocks. In this paper, we employ geometric programming (GP) for the optimization problem of temperature reduction and chip area floorplanning. We notice that the formulated model is a nonlinear convex problem; consequently, its solution can be solved GP method. Based upon an incremental floorplanning problem together with the GP model, the temperature-aware floorplanning scheme significantly reduces peak module temperature with minimal chip area impact. For Microelectronics Center of North Carolina (MCNC) ami33 under a testing environment temperature of 0 degrees C, compared with the maximum temperature of the original module, the maximum temperature of the optimized one could be reduced from 90 degrees C to 10 degrees C, where the minimized chip area is about 700 mm(2). For the case of MCNC ami49, the maximum temperature reduction is 60 degrees C (i.e., its reduction is from 65 degrees C to 5 degrees C) with a minimal chip area of 2500 mm(2). We have numerically found a floorplan which can reduce the maximum temperature of the chip and minimize the chip area while maintaining comparable performance simultaneously. (C) 2009 Elsevier Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.subjectOptimal designsen_US
dc.subjectFloorplanningen_US
dc.subjectGeometric programmingen_US
dc.subjectNonlinear programmingen_US
dc.subjectTemperature awareen_US
dc.subjectProgramming involving graphs or networksen_US
dc.subjectNumerical optimizationen_US
dc.subjectIncremental floorplanningen_US
dc.subjectVLSI circuit physical designen_US
dc.titleTemperature-aware floorplanning via geometric programmingen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/j.mcm.2009.08.026en_US
dc.identifier.journalMATHEMATICAL AND COMPUTER MODELLINGen_US
dc.citation.volume51en_US
dc.citation.issue7-8en_US
dc.citation.spage927en_US
dc.citation.epage934en_US
dc.contributor.department傳播研究所zh_TW
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentInstitute of Communication Studiesen_US
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000274587000011-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000274587000011.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。