完整後設資料紀錄
DC 欄位語言
dc.contributor.author陳茂龍en_US
dc.contributor.authorMaw-Long Chenen_US
dc.contributor.author溫壞岸en_US
dc.contributor.authorKuei-Ann Wenen_US
dc.date.accessioned2014-12-12T02:10:43Z-
dc.date.available2014-12-12T02:10:43Z-
dc.date.issued1992en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT810430091en_US
dc.identifier.urihttp://hdl.handle.net/11536/56956-
dc.description.abstract二維轉換在數位影像處理有很多的應用,本論文推出一種可程式化的二維 轉換結構,經由輸入適當的係數之後,可以執行所有的二維直交轉換。利 用以分散算術為基礎的查表法來設計電路,不需要使用任何乘法器。至於 在許多快速演算法中所採用的蝴蝶式架構,因其隨轉換之不同而異,且會 造成不規則的結構以及複雜的繞線因而佔掉許多面積,所以不予採用。分 割相加的技巧用來減低所需的記憶體總數,使得整個架 可以容納在一晶 片中。本電路採用1.2微米製程,電路模擬結果顯示其處理速度可至4 0MHz。 2D transforms have many applications in digital image processing. In this thesis a programmable 2D transform processor is presented. By properly load into the transform coefficients, one can compute all kinds of 2D orthogonal transoforms. Via table look-up algorithm which is based on distributed arithmetic, no multipliers are needed. Since the butterfly stages using in most fast algorithms depends on the type of transform and result in an irregular structure and the complicated routing requires large silicon area, we abandon this structure in our design. The partial sum technique reduce the number of needed memories, make it possible to realize the processor in a chip. Under 1.2 micro meter technology, the simulation shows that this processor can work at the speed of 40 MHz.zh_TW
dc.language.isoen_USen_US
dc.subject二維轉換;餘弦轉換;正弦轉換;分散算術;查表法;分割相加;zh_TW
dc.subject2D transform;cosine;sine;distributed;table look-up;algorithm; paritial sumen_US
dc.title二維轉換之超大型積體電路設計與製作zh_TW
dc.titleVLSI Implementation of 2D Transform Processoren_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文